



# Interface Engineering for High-Performance Top-Gated MoS<sub>2</sub> Field-Effect Transistors

Xuming Zou, Jingli Wang, Chung-Hua Chiu, Yun Wu, Xiangheng Xiao, Changzhong Jiang, Wen-Wei Wu, Liqiang Mai, Tangsheng Chen, Jinchai Li, Johnny C. Ho,\* and Lei Liao\*

In recent years, due to the intriguing electrical and optical characteristics, two dimensional (2D) layered transition metal dichalcogenides such as molybdenum disulfide (MoS2) have attracted tremendous research attention.[1-7] Similar to their well-known cousin, graphene, MoS2 exhibits many excellent properties including the superior mechanical flexibility, impressive thermal stability, absence of dangling bonds and compatibility to silicon CMOS processes. [1,8-10] More importantly, in a distinct contrast to the bandgap issue of graphene, [11] MoS2 is semiconducting with a satisfied thickness-dependent bandgap of 1.2 to 1.8 eV.[7,12] which can enable lots of fascinating device applications in field-effect transistors (FETs) with the extraordinary on/off current ratio (>108),[1,13,14] nonvolatile memory devices,<sup>[15–17]</sup> ultrasensitive photodetectors,<sup>[18–20]</sup> integrated circuits and logic operation,<sup>[21,22]</sup> etc. All these have elucidated the promising nature of MoS<sub>2</sub> being the ideal alternative channel material for thin-film transistors (TFTs) for the continued device scaling beyond Moore's Law.[4,8,23,24]

However, until now, majority of the efforts have been focused on the integration of MoS<sub>2</sub> devices in the back- or dual-gated

Dr. X. M. Zou, Dr. J. L. Wang, Prof. X. H. Xiao, Prof. C. Z. Jiang, Prof. J. C. Li, Prof. L. Liao, Department of Physics and Key Laboratory of Artificial Micro- and Nano-structures of Ministry of Education Wuhan University Wuhan 430072, China E-mail: liaolei@whu.edu.cn

Dr. C.-H. Chiu, Prof. W.-W. Wu Department of Materials Science and Engineering

National Chiao Tung University Hsin-chu 30010, Taiwan

Prof. J. C. Ho

Department of Physics and Materials Science City University of Hong Kong

Tat Chee Avenue, Kowloon, Hong Kong SAR, China

E-mail: johnnyho@cityu.edu.hk

Prof. L. Q. Mai

WUT-Harvard Joint Nano Key Laboratory School of Materials Science and Engineering

Wuhan University of Technology

Wuhan, China

Dr. Y. Wu, Prof. T. S. Chen

Science and Technology on Monolithic Integrated Circuits and Modules Laboratory

Nanjing Electronic Device Institute

Nanjing, China

DOI: 10.1002/adma.201402008



geometry due to the difficulty of compact and conformal topgated dielectric deposition directly onto the 2D channel for the realization of high-performance top-gated FETs.[25] In order to integration in TFT circuit for practical application, top-gated MoS<sub>2</sub> FETs with high-k dielectric is necessary. First, back- or dual-gated FET is not compatible with integrated circuit technology as it cannot individually tune each device like a top-gate. Second, to decrease the operation voltage and permit further device scaling, it is expected that the gate dielectric layers in future devices will be much thinner and have higher values of dielectric constant k. Moreover, top-gated configurations are essential to suppress coulomb scattering in MoS2 channels for the low-power device operation with the enhanced gate coupling, carrier mobility and saturated current.[1,26,27] Although uniform films of high-k dielectric in the thickness of sub-10 nm have been well-established in atomic layer deposition (ALD) and fully reported in the literature, [28-30] conformal deposition of dielectrics on MoS2 remains challenging since there is not sufficient dangling bond or nucleation site on the 2D channel for the initiation of uniform dielectric deposition. It is observed that the island type growth of dielectrics (e.g., HfO2) results in these non-uniform films on MoS2 in which the lack of observable covalent bonding at the dielectric/channel interface would induce a substantial leakage owing to the high activation energy for the dissociative reaction between HfO<sub>2</sub> and MoS<sub>2</sub>.<sup>[25]</sup> There are few reports regarding aggressive scaling of dielectric thicknesses for MoS2 FETs, probably due to the difficulty in achieving pinhole-free, thin dielectrics over a large area. In this regard, interface or dielectric engineering is an important step towards the practical implementation of MoS<sub>2</sub> devices with the optimized performance.

In general, there are limited studies performed to improve the coverage of high-quality ALD dielectrics on MoS2 channels. For example, surface functionalization of MoS2 channels with oxygen plasma or ultraviolet ozone is recently demonstrated to promote the reactivity of MoS2 with ALD precursors, but the energetic oxygen species may inevitably damage the 2D channels inducing defects to deteriorate their corresponding electrical properties.[31-33] In this work, we explore the case of interface engineering further by utilizing an ultrathin metal oxide (MgO, Al<sub>2</sub>O<sub>3</sub> and Y<sub>2</sub>O<sub>3</sub>) buffer layer inserted between the ALD-HfO2 and MoS2 channel in order to achieve conformal HfO2/ MoS<sub>2</sub> interfaces with the minimal interface defect density down to  $(2.3 \pm 0.8) \times 10^{12}$  cm<sup>-2</sup>eV<sup>-1</sup>. Exploiting these enhanced gate stack dielectrics, we attain the highest saturation current (526 μA/μm) of any MoS<sub>2</sub> transistor reported to date, which is comparable to the same scaled state-of-the-art Si MOSFETs.



www.MaterialsViews.com

At the same time, these devices also exhibit the impressive room-temperature mobility (63.7 cm²/V·s), on/off current ratio (>  $10^8$ ) and near-ideal sub-threshold slope (SS=65 mV/decade). Notably, the versatility of this interface engineering technique is further illustrated with the construction of high-performance  $MoS_2$  integrated circuits such as inverters with a large voltage gain of 16, making them attractive for the incorporation into digital components. Demonstration of all these suggests that the performance of few-layer  $MoS_2$  FETs can reach near intrinsic limits at room temperature along with the proper interface engineering and propose future directions to improve electrical characteristics in layered semiconductors.

Few-layer MoS<sub>2</sub> are exfoliated from commercially available crystals of molybdenite utilizing the scotch-tape technique[34,35] and transferred onto p+-Si wafers covered with a 300 nm thick SiO<sub>2</sub>. Here, 3-5 layers MoS<sub>2</sub> are employed to obtain high current and mobility, meanwhile, avoiding degradation in on/off ratio or sub-threshold slope (SS).[36] Prior to the HfO2 growth by ALD, an ultrathin metal buffer layer with the nominal thickness of 1 nm is deposited on the MoS2 surface by thermal evaporation. Then the devices are placed in a drying oven for several hours to be naturally oxidized, which is confirmed by the spectra analysis of X-ray photoelectron spectroscopy (Figure S1). After the buffer layer process, the samples are taken out and transferred into the ALD chamber for the deposition of HfO2. The structural schematic is shown in Figure 1a. Figure 1b-e give Atomic Force Microscopy (AFM) images of the MoS2 surface after 20 ALD cycles using precursors of tetrakis(dimethylamino)hafnium and water at 95 °C. It is noted that a relatively low deposition temperature of 95 °C is employed here to minimize the coalescence of buffer layer which would degrade the subsequent device performance. As predicted, the HfO2 layer directly deposited on the bare MoS2 exhibits the formation of pinhole-like defects and the resulted film is not continuous and compact (Figure 1b). This phenomenon has been understood in the way as there are no outof-plane covalent functional groups for the initiation of the ALD reaction. The HfO2/MgO/MoS2 stack also presents large amount of pinholes, which can be attributed to numerous gaps existing among large MgO particles such that conformal HfO2 deposition is hardly achieved (Figure 1c). In contrast, very few pinholes are observed for the HfO2/Al2O3/MoS2 and HfO<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/MoS<sub>2</sub> stacks, indicating the importance of proper buffer layer materials (Figure 1d-e). Specifically, since Y has the highest melting point among all the buffer materials here, Y is believed to behave less sensitive to the coalescence at the ALD process temperature; therefore, the HfO2 layer deposited with the Y<sub>2</sub>O<sub>3</sub> buffer layer gives the least amount of pinholes and results a conformal ultrathin film suitable for the gate dielectric. Importantly, as depicted in Figure 1f, there is no obvious change in Raman spectra among all structures, indicating that the HfO<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/MoS<sub>2</sub> stack fabricated in the present interface engineering approach does not introduce any noticeable lattice damage or bond-disorder into MoS2 channels.

FETs based on few-layer MoS<sub>2</sub> are then fabricated with the architecture illustrated in Figure 2a lower inset. After MoS<sub>2</sub> flakes are mechanically exfoliated and transferred on the substrates, electrical contacts of Cr/Au (5/50 nm) are patterned on top of MoS<sub>2</sub> channels by thermal evaporation. After forming the contact electrodes, a 28 nm thick HfO<sub>2</sub> film is deposited onto the MoS<sub>2</sub>, pre-deposited with the appropriate buffer layer, as the top-gated dielectrics by ALD. The top-gated electrode (50 nm thick Au) is subsequently completed. Scanning electron microscopic (SEM) image of a representative device is shown in Figure 2a upper inset. In order to investigate the fundamental device performance, the MoS<sub>2</sub> FETs are fabricated with



Figure 1. Schematic, surface morphology and structural properties of few-layer  $MoS_2$  with the interface engineering. (a) Structural schematic of few-layer  $MoS_2$  covered with the metal oxide buffer layer and  $HfO_2$  film. (b-e) AFM images of  $MoS_2$  surface after 20 ALD cycles of  $HfO_2$  deposition with and without the metal oxide buffer layer. The dash line designates the boundary between  $MoS_2$  and underlying  $SiO_2$ . Scale bar is 100 nm. Inset is the corresponding optical image of a few-layer  $MoS_2$  flake used for the  $HfO_2$  deposition. Scale bar is 5  $\mu$ m. (f) Raman spectra of a few-layer  $MoS_2$  flake before and after  $Y_2O_3$  buffer layer deposition, followed by the  $HfO_2$  growth.



**Figure 2.** Fabrication of few-layer top-gated  $MoS_2$  FETs and corresponding dielectric properties. (a) Illustrative schematic of the top-gated  $MoS_2$  FETs (lower inset) and SEM image of a representative device (upper inset). Scale bar is 5  $\mu$ m. The complete gate to source or drain overlapping is used to minimize the parasitic resistance. (b) Cross-sectional HRTEM image of the interface between  $MoS_2$  and  $HfO_2$  dielectric. Scale bar is 5 nm. (c) The leakage current density (J) curves for top-gated devices with different gate structures. (d) CV curves of  $HfO_2$  based capacitors at 1MHz with different metal oxide buffer layers. Inset is the structural schematic of the capacitors.

the complete gate to source or drain overlapping in order to minimize the parasitic resistance. [37] The cross-sectional highresolution transmission electron microscopic (HRTEM) image of HfO<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/MoS<sub>2</sub> stack is presented in Figure 2b, which exhibits a uniform and compact interface between MoS2 and HfO2 without any significant gap and defects. Also, there is not any obvious Y2O3/HfO2 boundary observed, which is possibly due to the solid solution formation induced by the atomic interdiffusion at the Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> interface. Further measurement of the hard breakdown characteristic is performed to evaluate the electrical reliability of the device (Figure 2c). As compared with the MoS2/HfO2 stack, HfO2 deposited with metal oxide buffer layers exhibit a substantial improvement in breakdown field ( $E_G$ ). In specific, with the MgO, Al<sub>2</sub>O<sub>3</sub> or Y<sub>2</sub>O<sub>3</sub> buffer layer, the  $E_G$  value increases from 0.2 MV/cm (MoS<sub>2</sub>/HfO<sub>2</sub> stack) to 4.8 MV/cm (MoS<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stack). This observation can be attributed to the difference in the trap-assisted current through defects in the HfO<sub>2</sub> layer.<sup>[38]</sup> It simply means that with the help of Y2O3 buffer layer, MoS2/Y2O3/HfO2 stack is the most compact with minimal defect density.

In order to extract the dielectric constant for  $HfO_2$  deposited at such low temperature (95 °C) and investigate the corresponding device performance, capacitors are fabricated by depositing 28 nm thick  $HfO_2$  on p<sup>+</sup>-Si substrates with and without metal oxide buffer layers, respectively, with the illustration as shown in Figure 2d inset. Based on the capacitance

versus voltage (CV) curves of HfO2 without the buffer layer (Figure 2d), a high dielectric constant of 19 can be extracted, indicating the extremely optimized ALD condition. The reduction of capacitance deposited with Y<sub>2</sub>O<sub>3</sub> and Al<sub>2</sub>O<sub>3</sub> buffer layers can be associated with the series connection of capacitors. However, the MgO buffer layer based HfO2 yields the largest capacitance, even larger than the one of pristine HfO2. A possible reason is that the coalesced MgO particles increase the upper and lower surface area of HfO2 which would affect the resulting capacitance. (Figure S2). Additionally, although the nominal Y thickness is 1 nm, the real Y thickness may be 2-4 nm and the corresponding  $Y_2O_3$  thickness may be 3–7 nm (Figure S3).

Next, the fabricated top-gated MoS2 FETs are electrically characterized at room temperature. In this study, a total of 90 devices are constructed to shed light on the electrical properties with different metal oxide buffer layers (MgO, Al<sub>2</sub>O<sub>3</sub> or Y<sub>2</sub>O<sub>3</sub>) statistically. All devices are measured at a fixed condition including temperature, humidity and Vgs sweep rate in order to minimize the disturbance of uncertainty random circumstance factors. Figure 3a-c show typical transfer characteristics of top-gated MoS2 FETs which represent the highest field-effect mobility  $(\mu_{FF})$  among each type of devices. The hysteresis characteristic is shown in Figure S4. All fabricated devices exhibit clearly n-type

conduction and transistor behavior, being consistent with the previous reports. Importantly, the transfer characteristics demonstrate the ability to modulate the resistance of the  $MoS_2$  channel by changing the top-gated voltage, yielding an on/off current ratio exceeding  $10^8$ . In detail,  $\mu_{FE}$  is estimated using the equation:

$$\mu_{FE} = \frac{g_m L_{ch}}{W C_i V_{de}} \tag{1}$$

in the linear operation regime. Here  $g_m = dI_{ds}/dV_{gs}$  is the transconductance and  $L_{ch} = 3 \mu m$  is the device channel length.  $C_i$  is the unit-area capacitance of the top gate which is given in Figure 2d. Using the approximate capacitance values and measured device parameters, a high mobility value (63.7 cm<sup>2</sup>/V·s) based on the Y<sub>2</sub>O<sub>3</sub> buffer layer is obtained. Although the backgate measurement of our devices gives much higher mobility values of 500 to 1000  $\text{cm}^2/\text{V}\cdot\text{s}$ , these values may be greatly overestimated due to the capacitive coupling between the top- and back-gates.<sup>[39,40]</sup> At the same time, Figure 3d-f depict the output characteristics recorded from the same devices, illustrating that  $I_{ds}$  increases linearly with  $V_{ds}$  at low  $V_{ds}$  and saturates at high  $V_{ds}$ . The linear regime can be attributed to the good ohmic contacts between the Cr/Au electrodes and the MoS2. The pinch-off and  $I_{ds}$  saturation suggest that the carrier transport is completely controlled by the top-gated bias. The corresponding



www.MaterialsViews.com



Figure 3. Electron transport in top-gated few-layer  $MoS_2$  FETs. (a-c) Transfer characteristics of the typical top-gated  $MoS_2$  FETs using different metal oxide buffer layers (MgO, Al<sub>2</sub>O<sub>3</sub>, and Y<sub>2</sub>O<sub>3</sub>). (d-f) Output characteristics of the same devices. Drain voltage is applied carefully to avoid breakdown of the devices. The  $MoS_2/Y_2O_3/HfO_2$  stack shows the excellent current saturation, which is extremely important for both digital and analog circuits.

gate leakage curves are shown in Figure S5. Notably, the device with  $Y_2O_3$  buffer layer shows more advantages in the current saturation due to the higher drain voltage which is limited by the breakdown voltage; this result together with good stability under negative bias stress (Figure S6), indicating that  $MoS_2/Y_2O_3/HfO_2$  stack is more suitable for TFT applications.

Moreover, in view of the performance variance associating with the non-uniformity of MoS<sub>2</sub> thickness as well as the device fabrication, a statistical study of the key parameter of devices is

necessary in order to gain a comprehensive understanding of the electrical properties. **Figure 4**a-c show the distributions of  $\mu_{FE}$  with different buffer layers. All the values are extracted at 1 V drain bias and 3 µm channel length. A total of 30 devices are studied for each type of devices. The average and standard deviation of the calculated mobility are 15.9  $\pm$  7.2, 37.4  $\pm$  11.4 and 47.7  $\pm$  11.9 cm²/V·s for the devices using MgO, Al<sub>2</sub>O<sub>3</sub> or Y<sub>2</sub>O<sub>3</sub> buffer layers, respectively. The difference in mobility can be connected to the interface properties between MoS<sub>2</sub>



Figure 4. Statistical studies on electrical properties for top-gated few-layer  $MoS_2$  FETs. (a-c) Field-effect mobility distributions of top-gated  $MoS_2$  FETs deposited with different buffer layers. Average mobility values of  $15.9 \pm 7.2$ ,  $37.4 \pm 11.4$  and  $47.7 \pm 11.9$  cm<sup>2</sup>/V·s for MgO,  $Al_2O_3$  and  $Y_2O_3$  buffer layers are acquired, respectively. (d) The average values of SS and  $D_{it}$  extracted from 30 devices for each type.



Figure 5. Integrated circuits based on top-gated few-layer  $MoS_2$  FETs with the 9 nm thick  $HfO_2$  dielectric. (a) Structural schematic of the integrated  $MoS_2$  inverter together with electrical connections used to characterize the device. The inverter is composed of two transistors with different channel length, 400 nm and 3  $\mu$ m. (b) SEM image of the device. Here, complete overlapping gate to source or drain and long contact length of 2  $\mu$ m are employed to minimize the parasitic and contact resistance. Inset shows the optical image of a few-layer  $MoS_2$  used to fabricate the device. (c-d) Transfer characteristics of 400 nm and 3  $\mu$ m  $MoS_2$  transistors. The SS value is improved to 65 mv/dec and 74 mv/dec respectively, indicating the excellent interface quality and scalability. (e) Output characteristics of the 400 nm  $MoS_2$  transistor with a record current density of 526  $\mu$ A/ $\mu$ m achieved. (f) Voltage gain of the inverter. At  $V_{DD} = 3$  V, the peak voltage gain of the inverter is about 16. Inset gives the schematic drawing of the equivalent electronic circuit.

and  $HfO_2$  dielectric layer. In this case, interface trap density  $(D_{it})$  is employed to evaluate the interface quality using the equation:<sup>[1,41,42]</sup>

$$D_{it} = \frac{C_i}{q} \left( \frac{q \cdot SS}{KT \ln 10} - 1 \right) \tag{2}$$

Here, q is the electron charge and T (300 K) is the measurement temperature. Calculating the density of interface traps, one obtains the lowest value of  $(2.3 \pm 0.8) \times 10^{12}$  cm<sup>-2</sup>eV<sup>-1</sup> for the MoS<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stack (Figure 4d). This value is similar to the one reported for the optimized Al/HfO<sub>2</sub>/SiO<sub>2</sub>/Si capacitors, [43,44] which indicates an excellent interface quality between MoS<sub>2</sub> and HfO<sub>2</sub> employing our interface engineering of the Y<sub>2</sub>O<sub>3</sub> buffer layer. This is probably due to the good wetting between Y and MoS<sub>2</sub>, [45] which lead to a uniform, compact and pinhole-free MoS<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stack. In addition, as metal thin film is known to possess a lower melting point than the bulk material, which is expected to form island easily on MoS<sub>2</sub> surface, in this case, as compared to Mg and Al, Y has the advantage in much higher melting point such that leading to a fully conformal film in this study.

However, the thick dielectric leads to a poor gate control over the driving current, resulting in poor SS value (over 100 mV/dec), high operating voltage and high threshold voltage. Here, utilizing the above interface engineering of MoS<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stack, HfO<sub>2</sub> dielectric thickness is further reduced down to 9 nm which has an enhanced gate capacitance of 780 nF/cm<sup>2</sup>. As compared with the 28 nm thick HfO<sub>2</sub> layer, a higher breakdown field of 7 MV/cm is achieved here and this can be simply explained with the series capacitor model. Meanwhile, there is not any obvious change in the leakage current, indicating the high quality of HfO<sub>2</sub> dielectric layer (Figure S7). Our integrated circuit, a fully integrated inverter,

is composed of two n-type transistors realized on the same few-layer MoS2, as depicted in Figure 5a-b. The channel length is 3 µm and 400 nm, respectively. In order to obtain higher output current and transconductance, complete overlapping gate to source or drain and long contact length of 2 µm (length of source/drain) are employed to minimize parasitic and contact resistance. [46,47] Utilizing this configuration, the smallest contact resistance is measured to be 0.33  $\pm$ 0.04  $\Omega \cdot$  cm at  $V_{gs}$ – $V_t$  = 3 V, where  $V_t$  represents the threshold voltage (Figure S8), Due to the higher gate control, all devices show a dramatic improvement in SS (65 mv/dec for  $L_{ch}$  = 3  $\mu$ m and 74 mV/dec for  $L_{ch}$  = 400 nm) which is close to the theoretical limit (Figure 5c-d). Meanwhile, as  $L_{ch}$  is reduced to 400 nm, more improvements in electrical properties are acquired, including high saturation current of 526 µA/µm and large  $g_m$  of 94  $\mu$ S/ $\mu$ m at  $V_{ds} = 1$  V (Figure 5e). To the best of our knowledge, these are the highest values reported for any MoS<sub>2</sub> FETs so far.

Another important parameter, saturation velocity ( $V_{sat}$ ) which is closely related to the maximum drain current achievable, is also discussed here. In general, the saturation velocity is determined by the charge carrier transit time ( $\tau$ ) across the channel length. It can be calculated by this equation: [48]

$$V_{sat} = \frac{L_{ch}}{\tau} = \frac{L_{ch}g_{sat}}{C_g} \tag{3}$$

Here,  $g_{sat}$  is the max transconductance as the device is operated in saturation regime. Based on this equation, the calculated  $V_{sat}$  value is about  $2.1 \times 10^6$  cm/s, similar to the carrier saturation velocity reported in previous studies.<sup>[49]</sup> This value, together with high on/off ratio (>10<sup>8</sup>), enable it with the great potency for high-speed thin film transistors with the low power consumption.



www.MaterialsViews.com

We then further proceed by demonstrating that our few-layer  $MoS_2$  integrated circuits can operate as the most basic logic gate, a logic inverter, which can output a voltage representing the opposite logic level to its input. The quality of a logic inverter is often evaluated through its ability in the voltage gain, which is defined as  $gain = -dV_{out}/dV_{in}$  where  $V_{out}$  is output voltage and  $V_{in}$  is input voltage. During the test process, input voltage  $V_{in}$  is applied to the local gate of the switch transistor while the supply voltage  $V_{DD} = 3$  V is applied to the drain electrode. In the circuit shown in Figure 5b, a large voltage gain close of 16 is achieved (Figure 5f), indicating the attractiveness of this device for the integration of logic gate arrays.

In summary, this letter provides the experimental evidence of the effects of optimized interface engineering in MoS2 transistors. Utilizing the MoS<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stack, the fabricated device exhibits high electron mobility of 63.7 cm<sup>2</sup>/V·s and large on/off current ratio exceeding 108. By further scaling down the HfO<sub>2</sub> dielectric to 9 nm. a near-ideal sub-threshold slope (65 mV/dec) is achieved, indicating the excellent interface quality and scalability. As the channel length is reduced to 400 nm, the device shows the highest saturation current of 526 µA/µm, which is the best value reported for any MoS2 devices to date. In addition, we also construct and demonstrate the performance of a basic logic device, an inverter, achieving a large voltage gain of 16. Although the saturation current and mobility measured with the MoS<sub>2</sub>/Y<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> stack already exceeds most competing semiconductor materials for large-area TFTs by orders of magnitude, the values can be further improved by more appropriate dielectric choices. The interface engineering allows the integration of top-gated MoS2 transistors with impressive performance, and thus opens the roadmap for practical applications in MoS<sub>2</sub> TFT integrated circuits.

### **Experimental Section**

ALD Growth of HfO<sub>2</sub>: ALD of HfO<sub>2</sub> on the contacted MoS<sub>2</sub> flake is performed at 95 °C using KE-MICRO TALD-200A system. The TDMAH precursor source is heated to 90 °C while the H<sub>2</sub>O source is kept at room temperature. The carrier and purge gas is high purity Ar with a flow rate of 33 sccm. The pulse time for TDMAH and H<sub>2</sub>O are 0.04 and 0.022 s, respectively. The post TDMAH pulse purge is with Ar for 120 s and the post H<sub>2</sub>O purge with Ar for 100 s. The results in a growth rate of 1.4 Å/cycle.

Device Fabrication and Measurements: Few-layer MoS<sub>2</sub> flakes are mechanically exfoliated from bulk MoS<sub>2</sub> crystals and transferred to the pre-cleaned highly doped p-type silicon substrates with a thermally grown 300 nm thick SiO<sub>2</sub> layer. Then the substrates are spin-coated with MMA and PMMA, and the EBL (JEOL 6510 with NPGS) is employed to define the source and drain pattern. The Cr/Au (5 nm/50 nm) electrodes are deposited by metal evaporation and lift-off processes. After HfO<sub>2</sub> deposition, top-gated electrodes (Au/50 nm) are completed by the second lithographic patterning and metallization process. Thickness of HfO<sub>2</sub> is ensured by Bruker Multimode 8 AFM and ellipsometer. Electrical characterizations are carried out with the Lake Shore TTPX Probe Station and Agilent 4155C Semiconductor Parameter Analyzer. Capacitance-voltage characteristics are measured with Agilent B1500A.

#### **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

## Acknowledgements

The authors acknowledge the 973 grant of MOST (Nos. 2013CBA01604 and 2011CB932700), MOE (20120141110054), NSFC grant (Nos. 11104207, 61222402, and 61376085), the grant (SYSJJ2013–05) of State Key Laboratory of Silicate Materials for Architectures in Wuhan University of Technology, Fundamental Research Funds for the Central Universities (No. 2014202020201), as well as the General Research Fund of the Research Grants Council of Hong Kong SAR, China, under Project Nos. CityU 101210 and CityU 101111.

Received: May 5, 2014 Revised: June 20, 2014 Published online: July 28, 2014

- [1] B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, A. Kis, *Nat. Nanotechnol.* **2011**, *6*, 147.
- [2] W. Zhu, T. Low, Y.-H. Lee, H. Wang, D. B. Farmer, J. Kong, F. Xia, P. Avouris, *Nat. Commun.* 2014, 5, 3087.
- [3] S. Chuang, C. Battaglia, A. Azcatl, S. McDonnell, J. S. Kang, X. Yin, M. Tosun, R. Kapadia, H. Fang, R. M. Wallace, A. Javey, *Nano Lett.* 2014, 14, 1337.
- [4] S. Kim, A. Konar, W.-S. Hwang, J. H. Lee, J. Lee, J. Yang, C. Jung, H. Kim, J.-B. Yoo, J.-Y. Choi, Y. W. Jin, S. Y. Lee, D. Jena, W. Choi, K. Kim, Nat. Commun. 2012, 3, 1011.
- [5] H. Liu, M. Si, S. Najmaei, A. T. Neal, Y. Du, P. M. Ajayan, J. Lou, P. D. Ye, *Nano Lett.* **2013**, *13*, 2640.
- [6] Q. H. Wang, K. Kalantar-Zadeh, A. Kis, J. N. Coleman, M. S. Strano, Nat. Nanotechnol. 2012, 7, 699.
- [7] K. F. Mak, C. Lee, J. Hone, J. Shan, T. F. Heinz, Phys. Rev. Lett. 2010, 105, 136805.
- [8] Y. Yoon, K. Ganapathi, S. Salahuddin, Nano Lett. 2011, 11, 3768.
- [9] S. Bertolazzi, J. Brivio, A. Kis, ACS Nano 2011, 5, 9703.
- [10] H.-Y. Chang, S. Yang, J. Lee, L. Tao, W.-S. Hwang, D. Jena, N. Lu, D. Akinwande, ACS Nano 2013, 7, 5446.
- [11] M. Y. Han, B. Oezyilmaz, Y. Zhang, P. Kim, Phys. Rev. Lett. 2007, 98, 206805.
- [12] A. Kuc, N. Zibouche, T. Heine, Phys. Rev. B 2011, 83, 245213.
- [13] H. Liu, P. D. Ye, IEEE Electron Device Lett. 2012, 33, 546.
- [14] H. Liu, A. T. Neal, P. D. Ye, ACS Nano 2012, 6, 8563.
- [15] H. S. Lee, S.-W. Min, M. K. Park, Y. T. Lee, P. J. Jeon, J. H. Kim, S. Ryu, S. Im, Small 2012, 8, 3111.
- [16] S. Bertolazzi, D. Krasnozhon, A. Kis, ACS Nano 2013, 7, 3246.
- [17] Z. Yin, Z. Zeng, J. Liu, Q. He, P. Chen, H. Zhang, Small 2013, 9,
- [18] O. Lopez-Sanchez, D. Lembke, M. Kayci, A. Radenovic, A. Kis, Nat. Nanotechnol. 2013, 8, 497.
- [19] Z. Yin, H. Li, H. Li, L. Jiang, Y. Shi, Y. Sun, G. Lu, Q. Zhang, X. Chen, H. Zhang, ACS Nano 2012, 6, 74.
- [20] H. S. Lee, S. W. Min, Y. G. Chang, M. K. Park, T. Nam, H. Kim, J. H. Kim, S. Ryu, S. Im, *Nano Lett.* **2012**, *12*, 3695.
- [21] B. Radisavljevic, M. B. Whitwick, A. Kis, ACS Nano 2011, 5, 9934.
- [22] H. Wang, L. Yu, Y.-H. Lee, Y. Shi, A. Hsu, M. L. Chin, L.-J. Li, M. Dubey, J. Kong, T. Palacios, *Nano Lett.* **2012**, *12*, 4674.
- [23] L. Liu, S. B. Kumar, Y. Ouyang, J. Guo, IEEE Trans. Electron Devices 2011, 58, 3042.
- [24] J. Pu, Y. Yomogida, K. K. Liu, L. J. Li, Y. Iwasa, T. Takenobu, *Nano Lett.* 2012, 12, 4013.
- [25] S. McDonnell, B. Brennan, A. Azcatl, N. Lu, H. Dong, C. Buie, J. Kim, C. L. Hinkle, M. J. Kim, R. M. Wallace, ACS Nano 2013, 7, 10354.
- [26] D. Jena, A. Konar, Phys. Rev. Lett. 2007, 98, 136805.

#### www.MaterialsViews.com

- [27] C. Jang, S. Adam, J. H. Chen, D. Williams, S. Das Sarma, M. S. Fuhrer, Phys. Rev. Lett. 2008, 101, 146805.
- [28] H. Kim, P. C. McIntyre, K. C. Saraswat, Appl. Phys. Lett. 2003, 82, 106.
- [29] S. Kamiyama, T. Miura, Y. Nara, Appl. Phys. Lett. 2005, 87, 132904.
- [30] H. C. Lin, P. D. Ye, G. D. Wilk, Appl. Phys. Lett. 2005, 87, 182904.
- [31] J. Yang, S. Kim, W. Choi, S. H. Park, Y. Jung, M.-H. Cho, H. Kim, ACS Appl. Mater. Interfaces 2013, 5, 4739.
- [32] S. Jandhyala, G. Mordi, B. Lee, G. Lee, C. Floresca, P.-R. Cha, J. Ahn, R. M. Wallace, Y. J. Chabal, M. J. Kim, L. Colombo, K. Cho, J. Kim, ACS Nano 2012, 6, 2722.
- [33] A. Azcatl, S. McDonnell, K. Santosh, X. Peng, H. Dong, X. Qin, R. Addou, G. I. Mordi, N. Lu, J. Kim, Appl. Phys. Lett. 2014, 104,
- [34] K. S. Novoselov, A. K. Geim, S. V. Morozov, D. Jiang, Y. Zhang, S. V. Dubonos, I. V. Grigorieva, A. A. Firsov, Science 2004, 306, 666.
- [35] K. S. Novoselov, D. Jiang, F. Schedin, T. J. Booth, V. V. Khotkevich, S. V. Morozov, A. K. Geim, Proc. Natl. Acad. Sci. 2005, 102, 10451.
- [36] J. Kang, W. Liu, K. Banerjee, Appl. Phys. Lett. 2014, 104, 093106.
- [37] J. Bai, L. Liao, H. Zhou, R. Cheng, L. Liu, Y. Huang, X. Duan, Nano Lett. 2011, 11, 2555.

- [38] M. Houssa, L. Pantisano, L. A. Ragnarsson, R. Degraeve, T. Schram, G. Pourtois, S. De Gendt, G. Groeseneken, M. M. Heyns, Mater. Sci. Eng. R 2006, 51, 37.
- [39] M. S. Fuhrer, J. Hone, Nat. Nanotechnol. 2013, 8, 146.
- [40] B. Radisavljevic, A. Kis, Nat. Nanotechnol. 2013, 8, 147.
- [41] H. Yoshioka, J. Senzaki, A. Shimozato, Y. Tanaka, H. Okumura, Appl. Phys. Lett. 2014, 104, 083516.
- [42] L. Zhang, J. Li, X. W. Zhang, X. Y. Jiang, Z. L. Zhang, Appl. Phys. Lett. **2009**. 95. 072112.
- [43] K. Kukli, T. Pilvi, M. Ritala, T. Sajavaara, J. Lu, M. Leskela, Thin Solid Films 2005, 491, 328.
- [44] K. Kukli, M. Ritala, T. Sajavaara, J. Keinonen, M. Leskela, Thin Solid Films 2002, 416, 72.
- [45] Z. Wang, H. Xu, Z. Zhang, S. Wang, L. Ding, Q. Zeng, L. Yang, T. Pei, X. Liang, M. Gao, L.-M. Peng, Nano Lett. 2010, 10, 2024.
- [46] H. Liu, M. Si, Y. Deng, A. T. Neal, Y. Du, S. Najmaei, P. M. Ajayan, J. Lou, P. D. Ye, ACS Nano 2014, 8, 1031.
- [47] A. D. Franklin, Z. Chen, Nat. Nanotechnol. 2010, 5, 858.
- [48] L. Liao, J. Bai, R. Cheng, Y.-C. Lin, S. Jiang, Y. Qu, Y. Huang, X. Duan, Nano Lett. 2010, 10, 3952.
- [49] G. Fiori, B. N. Szafranek, G. Iannaccone, D. Neumaier, Appl. Phys. Lett. 2013, 103, 233509.

6261